# Single-Phase SOGI-PLL Based Reference Current Extraction for Three-Phase Four-Wire DSTATCOM ### Hareesh Kumar Yada Research Scholar, Department of Electrical Engineering, JNTU, Hyderabad, Telangana, INDIA. hari\_yada60@yahoo.co.in # Dr.M.S.R Murthy Professor, Department of Electrical Engineering, ATRI, Hyderabad, Telangana, INDIA. drmsrmurthy@gmail.com Abstract— This paper describes a novel control algorithm based on single-phase SOGI (Second Order Generalized Integrator) PLL (Phase Locked Loop) for a three-phase fourwire DSTATCOM (Distribution Static Compensator). The proposed DSTATCOM performs various functions such as load balancing, harmonic mitigation, reactive power compensation and neutral current compensation under distorted load conditions. This control algorithm extracts the fundamental component of the load currents for estimating the reference currents based on three single-phase SOGI-PLLs. The main objective of the controller is to reduce the overall complexity and computational burden. SOGI-PLL is enhancing the capability of reference current tracking for compensation under the step changes in load currents. During the design procedure, the effects of load unbalancing and sudden increase/decrease in loads are also taken into account and performance is found satisfactory. The effectiveness of the design is simulated and shown using MATLAB/Simulink. Index Terms— Second Order Generalized Integrator, Phase -Locked Loop, DSTATCOM, Load balancing, Power Quality (PQ). ### I. INTRODUCTION Evoltage is the important factor in converters for custom power applications. The reference component generated from the phase-locked loop decides the performance of the converters for compensating power quality problems such as load unbalance, harmonic mitigation, high neutral current and reactive power compensation. The PLL should respond effectively in distorted load conditions by detecting the phase angle and amplitude at a faster rate. In recent days, Non-linear loads are increased extensively at the utility end and causing power quality problems at the PCC in the supply system [1]. These nonlinear loads include diode bridge rectifiers, variable speed drives, thyristor converters and variable power supplies [3]. Harmonics play a major role in the power quality problems at the consumer end and shunt active power filter is the crucial tool in mitigating harmonics and also other PQ issues [2] [4]. Various researchers have discussed numerous control techniques for estimation of reference components to mitigate PQ problems using a three-phase four-wire DSTATCOM. The neutral current should not be more than 20% of the full load current [5]-[6]. Several PLL techniques have been introduced for detecting the amplitude and phase angle for grid-connected systems. A three phase Synchronous Reference Frame PLL gives satisfactory performance under ideal conditions but poor performance under distortion [7]. The DFT (Digital Fourier Transform) and RDFT (Recursive Digital Fourier Transform) are frequency domain approaches that suffer from high computational burden but widely used owing to accuracy [8]-[10]. Josep M. Guerrero and Saeed Golestan have been deeply analyzed the structures of two different PLLs namely SOGI and Park PLL [11]. The LPN-PLL and Prefiltered SRF PLL was excellent under steady-state and Fig. 1 Line Diagram of the Proposed System. transient conditions in comparison with SRF-PLL [12]-[13]. Several control algorithms has been developed for the satisfactory operation of DSTATCOM [14]-[16]. In this paper, a novel control algorithm using SOGI-PLL has been introduced for extracting the reference components under distorted load conditions. The proposed algorithm maintains balanced sinusoidal currents with stiff DC bus voltage at DSTATCOM. This control algorithm is used to reduce harmonics and reactive power compensation under unbalanced non linear loads. The control structure has advantages, a) Amplitude and Phase detection according to the change in requirements. b) Speed and Accuracy c) fundamental component extraction under adverse load conditions. Finally, an effective implementation of the algorithm to reduce the overall computational burden, low bulkiness and low complexity in design and variable compensation for three-phase fourwire DSTATCOM is presented. This approach is based on single-phase SOGI-PLL to extract three phase reference components. In this technique, Power quality improvement with neutral current compensation is also done using a four leg VSC and the effectiveness of the system is shown through simulation results. Simulations are carried out using MATLAB/Simulink, simpower systems block set. # II. PROPOSED SYSTEM CONFIGURATION Fig. 1 shows a line diagram of the proposed system with control diagram for a four leg VSC (Voltage Source Converter) feeding nonlinear loads. The DSTATCOM is connected in parallel to the source and load at the Point of Common Coupling (PCC) through interfacing inductor $L_{\rm c}$ to reduce the ripple currents in the controller current. The VSI based DSTATCOM is capable of suppressing the harmonics in the source currents, power factor correction and load balancing. A small capacity rated R-C filter is connected in parallel with the source to eliminate the high switching ripple content of the VSC. DSTATCOM is connected to the a.c mains through source impedance (R<sub>s</sub>, L<sub>s</sub>) and Loads. The load under consideration is a combination of linear and non-linear type. A ripple filter (R<sub>f</sub>, C<sub>f</sub>) is also connected in parallel to the load and source to reduce the high frequency noise at the PCC. The controller currents (Ica, Icb, Icc) are injected into PCC to compensate harmonics and reactive power in the load. The load current is sensed and made as input to the SOGI PLL to extract the accurate phase and amplitude. The SOGI PLL is chosen because of its low computational burden and desired performance under distorted conditions. #### III. CONTROL ALGORITHM The control algorithm consists of four modules: SOGI PLL, Active & Reactive Component Extraction, Reference Current Generation and Current Controller. #### A. SOGI-PLL The basic block diagram of the PLL is shown in Fig.2. The basic PLL consists of three building blocks as shown in Fig.2. 1) Phase Detector that generates a signal which is the difference in phase between the input and feedback signal and then it is passed through the loop filter (LF). 2) LF is used to control the Voltage Controlled Oscillator (VCO). 3) VCO generates the frequency signal from its nominal frequency. The proposed method of designing a SOGI PLL is shown in Fig. 3. In fig (3b), the outputs $I_{L\alpha}$ and $I_{L\beta}$ generates two sine waves with a phase shift of $90^{\circ}$ . The component $I_{L\alpha}$ and $I_{L}$ has the same magnitude and phase. The SOGI structure is defined as [11]. $$GI = \frac{w}{c^2 + w^2} \tag{1}$$ Where w- Resonance Frequency of the SOGI $$H_d = \frac{I_{L\alpha}}{I_L} \tag{2}$$ $$H_q = \frac{I_{L\beta}}{I_L} \tag{3}$$ The *k* shown in figure.3 affects the bandwidth of the closed-loop system. When the grid frequency has fluctuations, problems may occur as the structure is frequency dependent. Hence, the *w* value of the SOGI is tuned according to the frequency provided by the PLL structure. Fig. 2 Block Diagram of PLL. Using the proposed method, the input $I_L$ if filtered leading to two waveforms $(I_{L\alpha}$ and $I_{L\beta})$ because of the resonant frequency. The gain k decides the level of filtering and the filter band pass becomes narrower and dynamic response will become slower with the decrease in k. Park transformation is used to convert $\alpha\beta$ to dq. $$T = \begin{bmatrix} \cos \hat{\theta} & \sin \hat{\theta} \\ -\sin \hat{\theta} & \cos \hat{\theta} \end{bmatrix}$$ (4) To attenuate the high frequency noises, the transformation output $I_{Lq}$ is passed through a Proportional – Integral (PI) controller. The fundamental frequency $(W_{\rm ff})$ is added to the PI control signal and then it is integrated to generate the estimated phase angle $\hat{\theta}$ . In order to get a balanced set of in-quadrature outputs with exact amplitudes, the SOGI frequency must be equal to the input fundamental frequency. # B. Estimation of Unit Voltage Templates The basic equations for estimation of the different control signals are shown below. The three phase source voltages may be unbalanced or consists of harmonics and those are processed through filters to eliminate the noise and harmonics. The individual phases are estimated through squaring them and then processed through filters as follows [16]. Fig. 3 a) Basic Design of SOGI PLL b) SOGI Block. $$V'_{ta} = \sqrt{2(\frac{v^2_{sa}}{2})}, \tag{5}$$ $$V_{tb} = \sqrt{2(\frac{v_{sb}^2}{2})}$$ (6) $$V_{tc} = \sqrt{2(\frac{v_{sc}^2}{2})}$$ (7) Where, $(v_{sa}, v_{sb}, and v_{sc})$ are the phase voltages and $V_{ta}$ , $V_{tb}$ , $V_{tc}$ are the constant value amplitudes. The In-phase unit templates of PCC voltages are estimated as: $$u_{a} = \frac{v_{sa}}{V_{ta}}; u_{b} = \frac{v_{sb}}{V_{tb}}; u_{c} = \frac{v_{sc}}{V_{tc}}$$ (8) Quadrature unit templates of PCC voltages are estimated as: $$w_{a} = \frac{\left(-u_{b} + u_{c}\right)}{\sqrt{3}}, w_{b} = \frac{\left(3u_{a} + u_{b} - u_{c}\right)}{2\sqrt{3}},$$ $$w_{c} = \frac{\left(-3u_{a} + u_{b} - u_{c}\right)}{2\sqrt{3}}$$ (9) The amplitude of the PCC voltage is estimated as: $$v'_{t} = \sqrt{\frac{2(v^{2}_{sa} + v^{2}_{sb} + v^{2}_{sc})}{3}}$$ (10) This amplitude $(v'_t)$ is supplied to the low pass filter to reduce the ripples and to attain the amplitude of the fundamental positive-sequence voltages for controlling the PCC voltages. These unit vector templates are now used to extract the active and reactive components of currents. Fig.4 Block Diagram of Active and Reactive Component Extraction #### C. Active and Reactive Component Extraction Fig.4 shows the block diagram of the active and reactive component extraction based on SOGI PLL scheme. In this algorithm, load currents ( $I_{La}$ , $I_{Lb}$ , $I_{Lc}$ ), unit vector ( $u_a$ , $u_b$ , $u_c$ ) and quadrature vector templates $(w_a,w_b,w_c)$ are required for extraction of in-phase $(I_{ph})$ and quadrature currents $(I_{qh}).$ The in-phase component and quadrature component for each phases a,b,c are calculated as follows: $$i_{pa} = i_{\alpha a} w_a + i_{\beta a} u_a \tag{11}$$ $$i_{\alpha a} = -i_{\alpha a} u_a + i_{\beta a} w_a \tag{12}$$ $$i_{pb} = i_{\alpha b} w_b + i_{\beta b} u_b \tag{13}$$ $$i_{qb} = -i_{\alpha b}u_b + i_{\beta b}w_b \tag{14}$$ $$i_{pc} = i_{\alpha c} w_c + i_{\beta c} u_c \tag{15}$$ $$i_{qc} = -i_{\alpha c} u_c + i_{\beta c} w_c \tag{16}$$ The average amplitude of active and reactive components of the three phase load currents are estimated for load balancing and to be used in the extraction of three phase source currents as: $$i_{ph} = \frac{i_{pa} + i_{pb} + i_{pc}}{3} \tag{17}$$ $$i_{qh} = \frac{i_{qa} + i_{qb} + i_{qc}}{3} \tag{18}$$ #### D. Reference Current Generation Fig.5 shows the block diagram of the reference current generation. This block requires DC link voltage ( $V_{dc}$ ), Load Voltages ( $V_{abcL}$ ), active, reactive component of currents ( $I_{ph}$ , $I_{qh}$ ) and unit vector templates to generate the reference source currents. The voltage across the DC capacitor $V_{dc}$ is sensed and compared with the reference DC bus voltage $V^*_{dc}$ and this error at the $n^{th}$ sampling instant is expressed as: $$V_{de}(n) = V_{dc}^{*}(n) - V_{dc}(n)$$ (19) This voltage error is fed to PI controller to maintain the DC voltage of the DSTATCOM. At n<sup>th</sup> sampling instant, the output of the PI controller is as: Fig.5 Block Diagram of Reference Currents Generation $$I_{cd}(n) = I_{cd}(n-1) + k_{pt} \{v_{dcer}(n) - v_{dcer}(n-1)\} + k_{it} v_{dcer}(n)$$ (20) Where, $K_{pt}$ and $K_{it}$ are the proportional and integral gain constants of the PI controller. $V_{de}(n)$ and $V_{de}(n-1)$ are the voltage errors of the DC bus in $n^{th}$ and $n-1^{th}$ instant and $I_{cd}(n)$ and $I_{cd}(n-1)$ are the amplitude of active power component of the fundamental reference current at $n^{th}$ and $(n-1)^{th}$ instant. $$i_{sap} = u_a \left( I_{ph} + I_{cd} \right) \tag{21}$$ $$i_{sbp} = u_b \left( I_{ph} + I_{cd} \right) \tag{22}$$ $$i_{scp} = u_c \left( I_{ph} + I_{cd} \right) \tag{23}$$ The output of the PI controller ( $I_{cd}$ ) is summed to the amplitude of active component ( $I_{ph}$ ) and the resultant is multiplied with the unit vector of the three phases ( $u_a$ , $u_b$ , $u_c$ ) to generate the amplitude of fundamental active component of current $I_{sap}$ , $I_{sbp}$ and $I_{scp}$ respectively as shown in fig.5. The voltage across the load is used to generate the amplitude of the load voltage $(V_{tm})$ as in (10) and compared with the reference load voltage $V_{tm}^*$ and this error at the $n^{th}$ sampling instant is expressed as: $$V_{ter}(r) = V_t^*(r) - V_t(r)$$ (24) This voltage error is fed to PI controller to regulate the AC voltage to its reference value. At n<sup>th</sup> sampling instant, the output of the PI controller is as: $$I_{ca}(r) = I_{ca}(r-1) + k_{nt} \{V_{ter}(r) - V_{ter}(r-1)\} + k_{it} V_{ter}(r)$$ (25) Where, $K_{pt}$ and $K_{it}$ are the proportional and integral gain constants of the PI controller. $V_{ter}(r)$ and $V_{ter}(r-1)$ are the voltage errors of the AC bus in $r^{th}$ and $r-1^{th}$ instant and $I_{cq}(r)$ and $I_{cq}(r-1)$ are the amplitude of reactive power component of the fundamental reference current at $r^{th}$ and $(r-1)^{th}$ instant. The output of the PI controller $(I_{cq})$ is summed to the amplitude of reactive component $(I_{qh})$ and the resultant is multiplied with the unit quadrature vector of the three phases $(w_a, w_b, w_c)$ to generate the amplitude of fundamental reactive component of current $I_{saq}$ , $I_{sbq}$ and $I_{scq}$ respectively as shown in fig.5. $$i_{saq} = w_a \left( I_{qh} + I_{cq} \right) \tag{26}$$ $$i_{sba} = w_b \left( I_{ah} + I_{ca} \right) \tag{27}$$ $$i_{sca} = w_c \left( I_{ah} + I_{ca} \right) \tag{28}$$ Finally, the active and reactive component of currents are summed to generate reference supply currents $I_{sa}^*$ , $I_{sb}^*$ , $I_{sc}^*$ respectively. $$i^*_{sa} = i_{sap} + i_{saq} \tag{29}$$ $$i^*_{sb} = i_{sbp} + i_{scq} \tag{30}$$ $$i_{sc}^* = i_{scp} + i_{scq}$$ (31) Fig. 6 Performance of DSTATCOM for the considered These estimated three phase reference source currents $(i^*_{sa}, i^*_{sb}, i^*_{sc})$ and $i^*_{sn}$ are compared with sensed source currents $(i_{sa}, i_{sb}, i_{sc})$ and $i_{sn}$ $(i_{sa}+i_{sb}+i_{sc})$ to estimate the current errors. These errors are regulated using PI controllers and are compared with carrier signals to generate PWM pulses for DSTATCOM. #### IV. SIMULATION RESULTS AND DISCUSSION The proposed control algorithm for three-phase fourwire DSTATCOM is modeled in MATLAB / Simulink using Simpower systems toolbox. The performance of the control algorithm is studied for harmonic compensation, load compensation/neutral current Compensation and Power Factor correction/Reactive Power Compensation which are discussed individually in this section. Fig. 6. Shows the PCC-Voltage (Vpcc), Source Current (Is\_abc), Load Currents – (I\_La,I\_Lb,I\_Lc), Compensation Currents (Ic\_abc), Neutral Currents (In\_s,I\_N\_L) and the DC-Bus voltage (Vdc). The parameters for the system are given in appendix. #### A. Harmonic Compensation Fig. 7 and Fig.8 shows the results for the case harmonic compensation. A single phase-current source type of nonlinear load is applied on all the three phases for which the source currents are obtained sinusoidal. The harmonic spectrum for the nonlinear load currents and the obtained source currents are shown in the fig. 8. Load current ( $I_{La}$ ) have a THD of 25.17% with a fundamental component of 35.44A and the source current has a THD of 1.73% with a fundamental component of 40.19A. Thus, the magnitude and THD of the Load currents and the source currents shows the effectiveness of the proposed control algorithm. ## B. Load / Neutral Current Compensation The performance of the DSTATCOM with the proposed control algorithm for the unbalanced and varying loads for the case of load compensation/neutral current compensation is shown in fig.7 and fig.10. The unbalance in the load is created by opening the phase 'a', phase 'b' during 1.9sec to 2.25sec and 2sec to 2.15sec respectively. Table-I | Quantity | Load Currents | Source<br>Currents | Load Currents | Source Currents | Load Currents | Source<br>Currents | |----------|------------------|--------------------|-----------------------|-----------------|----------------------------|--------------------| | | THD % | THD % | THD % | THD % | THD % | THD % | | | Normal Condition | | Un-Balanced Condition | | Increase in Load Condition | | | Ph-a | 25.17 | 1.73 | 64.28 | 4.73 | 20.12 | 1.65 | | Ph-b | 25.15 | 1.77 | 66.12 | 4.98 | 20.18 | 1.69 | | Ph-c | 16.58 | 1.77 | 17.29 | 3.56 | 18.23 | 1.71 | Fig. 7 Performance of DSTATCOM under unbalanced and varying nonlinear loads The increase in load neutral current can be observed with the increase in the unbalanced load currents shown in fig.10. The source neutral current is observed to be almost zero, which presents the effectiveness of the control algorithm. The source currents are observed to be balance under all these conditions. The DC bus voltage of DSTATCOM is regulated to the reference value under all load conditions. The values of each phase currents are tabulated with all the conditions in Table-I. # C. Reactive Power Compensation / Power Factor Correction Power factor correction at various load conditions are shown in Fig. 9. The source voltage is scaled to (1/20)V for effective visualization of zero crossing of source current $(I_{sa})$ and Source Voltage $(V_{sa})$ . From the figure, it can be observed that the source current is in phase with the source voltage at various load conditions. Fig. 9 Results presenting the zero crossing of source voltage and source current at various load levels Fig.10 Performance of DSTATCOM under Varying Nonlinear load conditions A three-leg single-phase voltage source converter (VSC) based DSTATCOM [15] requires 12 switches and hence the cost and complexity is high. The split capacitor based VSC has a disadvantage of maintaining same DC voltage at the series capacitors [15]. Zig-Zag transformer with three-leg VSC has better performance in neutral current compensation but costly and effective design should be done [16]. A T-connected transformer also requires two single-phase transformers and compensation has no much change compared with the zig-zag transformer [17]. A star/delta transformer is also reported in the literature for neutral current compensation [18]-[20]. The disadvantages of the above mentioned topologies require an additional transformer specially designed for proper compensation. Because, the level of compensation is affected by the transformer impedance. The four-leg VSC based DSTATCOM is superior and requires 8 switches but the controller is to be tuned accordingly. The proposed controller has proved its effectiveness in voltage regulation, harmonic elimination, power factor correction, neutral current compensation and load balancing. ## V. CONCLUSION A control algorithm based on SOGI-PLL DSTATCOM has been implemented for compensation of three-phase four-wire non-linear - Unbalanced and Varying loads. The four-leg, eight switches VSC is used as the DSTATCOM. The simulation results have proved the fast and effective response for the extraction of fundamental component of load currents for harmonic compensation, load balancing, neutral current compensation and power factor / reactive power compensation with a limit of IEEE - 519 -1992 standard guidelines. The proposed SOGI controller is taking less computational burden and has proved its effectiveness in mitigating source-neutral current and the DC bus voltage is regulated compared with the reference and power factor is also improved as expected. The dynamics and efficiency confirms the potential for implementing in realtime applications. #### **APPENDIX** | AC supply source | 3-Phase, 415 V (L-L) | | | |----------------------------|--------------------------------|--|--| | Frequency | 50Hz | | | | Source Impedance | Rs=0.05 Ω, Ls =2mH | | | | Non-linear: Three phase | R=24 Ω, L= 80mH | | | | full bridge uncontrolled | | | | | rectifier | | | | | Non-linear: Single phase | R=50 Ω | | | | full bridge uncontrolled | | | | | rectifier | | | | | Rating of VSC | 12 KVA | | | | Ripple filter | Rf = $5\Omega$ , Cf = $7\mu$ F | | | | Switching frequency | 8kHz | | | | Reference dc bus voltage | 720V | | | | Interfacing inductor | Ls=5mH | | | | Gains of PI controller for | kpt =2, kit=0.3 | | | | dc bus | | | | | Cut off frequency of low | 45Hz | | | | pass filter used in dc bus | | | | | voltage | | | | | Cut off frequency of low | 16Hz | | | | pass filter used in ac bus | | | | | voltage | | | | | Gains of PI controller for | kpt =0.2, kit=0.3 | | | | AC bus | | | | #### REFERENCES - F. F. Ewald and A. S.M.Mohammad, Power Quality in Power Systems and Electrical Machines. London, U.K.: Elsevier Academic Press, 2008. - [2] G. Arindam and L. Gerard, Power Quality Enhancement using Custom Power Devices, Springer International Edition ed. Delhi, India: Springer, 2009. - [3] C. Sankaran, Power Quality. Boca Raton, FL: CRC, 2001. - [4] IEEE Recommended Practices and requirement for Harmonic Control on electric power System, IEEE Standard 519, 1992. - [5] Nagesh Geddada, Srinivas Bhaskar Karanki, Mahesh K. Mishra, and B. Kalyan Kumar "modified four leg dstatcom topology for compensation of unbalanced and nonlinear loads in three phase four wire system" in power electronics and applications (epe 2011). - [6] Ashish Negi, S.Ranjith Kumar, P.Raja "Assessment and Comparison of Different Neutral Current Compensation Techniques in Three-Phase four-wire Distribution System" 3rd IEEE International Symposium on Power Electronics for Distributed Generation Systems (PEDG) 2012. - [7] Zhan C., Fitzer C., Ramachandaramurthy K., Arulampalam A., Barnes M., Jenkins N. "Software phase-locked loop applied to dynamic voltage restorer" // Proc IEEE-PES Winter Meeting 2001. P. 1033–1038. B. P. McGrath, D. G. Holmes, and J. J. H. Galloway, "Power converter line synchronization using a discrete Fourier transform (DFT) based on 517 variable sampling rate," IEEE Trans. Power Electron., vol. 20, no. 4, pp. 877-884, Jul. 2005. L. Asiminoaei, F. Blaabjerg, and S. Hansen, "Detection is key-Harmonic detection methods for active power filter applications," IEEE Ind. Appl. Mag., vol. 13, no. 4, pp. 22-33, Jul.1Aug. 2007. - [8] E. Jacobsen, and R. Lyons, "The sliding DFT," IEEE Signal Process. Mag., vol. 20, no. 2, pp. 74-80, Mar. 2003. - [9] Saeed Golestan, Mohammad Monfared, Francisco D. Freijedo, Josep M. Guerrero "Dynamics Assessment of Advanced Single-Phase PLL Structures" IEEE transactions on industrial electronics, vol. 60, no. 6, june 2013. - [10] Kyoung-Jun Lee, Jong-Pil Lee, Dongsul Shin, Dong-Wook Yoo, Hee-Je Kim "A Novel Grid Synchronization PLL Method Based on Adaptive Low-Pass Notch Filter for Grid-Connected PCS" IEEE transactions on industrial electronics, vol. 61, no. 1, january 2014. - [11] Saeed Golestan, Mohammad Monfared, Francisco D. Freijedo Josep M. Guerrero "Performance Improvement of a Pre-filtered Synchronous-Reference-Frame PLL By Using a PID-Type Loop Filter" IEEE transactions on industrial electronics, january 2014. - [12] Bhim Singh, and Sabha Raj Arya "Adaptive Theory-Based Improved Linear Sinusoidal Tracer Control Algorithm for DSTATCOM" IEEE transactions on power electronics, vol. 28, no. 8, august 2013. - [13] Bhim Singh, and Sabha Raj Arya "Back-Propagation Control Algorithm for Power Quality Improvement using DSTATCOM" IEEE transactions on industrial electronics, january 2014. - [14] Bhim Singh, and Sabha Raj Arya "Implementation of Single-Phase Enhanced Phase-Locked Loop-Based Control Algorithm for Three-Phase DSTATCOM" IEEE transactions on power delivery, vol. 28, no. 3, july 2013. - [15] H. Akagi, E. H. Watanabe, and M. Aredes, *Instantaneous Power Theory and Applications to Power Conditioning*. Hoboken, NJ: Wiley. 2007. - [16] H.-L. Jou, K.-D. Wu, J.-C. Wu, and W.-J. Chiang, "A three-phase four-wire power filter comprising a three-phase three-wire active filter and a zig-zag transformer" *IEEE Trans. Power Electron.*, vol.23, no.1, pp. 252–259, Jan. 2008. - [17] Bhim Singh, P. Jaya Prakash and D.P Kothari "A T-connected transformer and three-leg VSC based DSTATCOM for Power Quality Improvement" IEEE transactions on power electronics, vol. 23, no. 6, November 2008. - [18] P. Enjeti, W. Shireen, P. Packebush, and I. Pitel, "Analysis and design of a new active power filter to cancel neutral current harmonics in three-phase four-wire electric distribution systems," *IEEE Trans. Ind. Appl.*, vol.30, no. 6, pp. 1565–1572, Nov./Dec. 1994. - [19] Bhim Singh, and Sabha Raj Arya and Chinmay Jain "Simple peak detection control algorithm of distribution static compensator for power quality improvement" IET Power Electronics, December 2013. - [20] Ashraf A. hagras, Sherif Zaid, Ahmed Alaa Elkousy, and Shokry M. Saad "Adaptive control of DSP based Shunt Active Power Filter" Journal of Electrical Engineering, Volume 16, December, 2016